

# Intel® Software Tools for KNL

甘驰

Developer Products Division/SSG

### IA Cores build on a Common Architecture



### Integrated On-Package Memory Usage Models

Model configurable at boot time and software exposed through NUMA<sup>1</sup>

Platform Memory (DDR4) only available for bootable KNL host processor

|             | Cache Model                                                                                                                                | Flat Model                                                                                                                                              | Hybrid Model                                                                                                                                                        |  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|             | 16GB MCDRAM DRAM                                                                                                                           | Physical Address  Regressible McDram  Up to 384 GB DRAM                                                                                                 | Split Options <sup>2</sup> : 25/75% or 50/50%  8 or 4 GB MCDRAM  DRAM                                                                                               |  |
| Description | Hardware automatically manages the MCDRAM as a "L3 cache" between CPU and ext DDR memory                                                   | Manually manage how the app uses the integrated on-package memory and external DDR for peak perf                                                        | Harness the benefits of both Cache<br>and Flat models by segmenting the<br>integrated on-package memory                                                             |  |
| Usage Model | <ul> <li>App and/or data set is very large and will not fit into MCDRAM</li> <li>Unknown or unstructured memory access behavior</li> </ul> | <ul> <li>App or portion of an app or data set<br/>that can be, or is needed to be "locked"<br/>into MCDRAM so it doesn't get flushed<br/>out</li> </ul> | <ul> <li>Need to "lock" in a relatively small portion of an app or data set via the Flat model</li> <li>Remaining MCDRAM can then be configured as Cache</li> </ul> |  |

<sup>1.</sup> NUMA = non-uniform memory access



<sup>2.</sup> As projected based on early product definition

# Intel<sup>®</sup> Parallel Studio XE – Components

|                                                         | Composer Edition | Professional<br>Edition | Cluster Edition |  |
|---------------------------------------------------------|------------------|-------------------------|-----------------|--|
| Intel® C++ compiler                                     | <b>☑</b>         | V                       | V               |  |
| Intel® Fortran compiler                                 | <b></b> ✓        | V                       | V               |  |
| Intel® Math Kernel Library                              | <b>☑</b>         | V                       | V               |  |
| Intel® Threading Building Blocks library                | <b>☑</b>         | V                       | V               |  |
| Intel® Integrated Performance Primitives                | <b>☑</b>         | V                       | V               |  |
| Intel® Cilk™ Plus parallel model                        | <b>☑</b>         | V                       | V               |  |
| OpenMP*                                                 | <b>☑</b>         | V                       | V               |  |
| Intel® Advisor XE                                       |                  | V                       | V               |  |
| Intel® Inspector XE                                     |                  | V                       | V               |  |
| Intel® VTune™ Amplifier XE                              |                  | V                       | V               |  |
| Intel® Data Analytic Acceleration Library (Intel® DAAL) | <b></b> ✓        | V                       | V               |  |
| Intel® MPI library                                      |                  |                         | V               |  |
| Intel® Trace Analyzer and Collector                     |                  |                         | V               |  |
| Rogue Wave IMSL* Library                                | Bundled & Add-on | Add-on                  | Add-on          |  |



## Generate Code for KNL with Intel Compiler 17.0

Linux\* OS:

-xMIC-AVX512

Windows\* OS:

/QxMIC-AVX512

May generate Intel® Advanced Vector Extensions 512 (Intel® AVX-512) Foundation instructions, Intel® AVX-512 Conflict Detection instructions, Intel® AVX-512 Exponential and Reciprocal instructions, Intel® AVX-512 Prefetch instructions for Intel® processors, and the instructions enabled with CORE-AVX2. Optimizes for Intel® processors that support Intel® AVX-512 instructions.



### Libraries Optimized for KNL

- Intel® Math Kernel Library 2017
  - Optimized math functions to enable neural networks (CNN and DNN) for deep learning
- Intel® Distribution for Python
  - NumPy/SciPy/Scikit-Learn/Pandas accelerated with Intel® MKL, Intel® MPI, Intel® TBB, Intel® DAAL
- Intel® Data Analytics Acceleration Library 2017
- Intel® MPI Library
  - Usage of specially optimized memcpy for KNL in MPI Library
  - Tuning of shared memory collectives on single KNL Nodes
- Intel® Integrated Performance Primitives (Intel® IPP)
- Intel® TBB Library



### **KNL Profiling Available Today**

#### VTune™ Amplifier XE 2016 Update 2

#### Memory Access analysis

- Shows performance problems by memory hierarchy
- Measure DRAM and MCDRAM bandwidth
- Helps define data structures to allocate to MCDRAM

#### General Exploration analysis

Efficiency of code passing through the core pipeline

#### Scalability analysis with Advanced Hotspots

- Serial vs Parallel time
- MPI and OpenMP imbalance, overhead cost, parallel loop parameters

#### Custom PMU event collection

| Grouping: Bandwidth Domain / Bandwidth                                                 | Bandwidth Domain / Bandwidth Utilization Type / Memory Object / Allocation Stack $\qquad \lor$ |                 |             |                   |                                  |   |  |
|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------|-------------|-------------------|----------------------------------|---|--|
| Bandwidth Domain / Bandwidth<br>Utilization Type / Memory Object<br>/ Allocation Stack | Memory<br>Bound                                                                                | Loads           | Stores      | LLC Miss<br>Count | Average<br>Latency ▼<br>(cycles) | ^ |  |
| □ DRAM, GB/sec                                                                         | 0.657                                                                                          | 125,874,377,622 | 16,061,040  | 130,507,830       | 40                               |   |  |
| ⊟High                                                                                  | 0.750                                                                                          | 28,236,084,708  | 5,014,875,  | 75,304,518        | 91                               |   |  |
|                                                                                        |                                                                                                | 900,002,700     | 654,009,810 | 18,301,098        | 495                              |   |  |
| ± stream.c:179 (76 MB )                                                                |                                                                                                | 1,050,003,150   | 667,210,008 | 33,301,998        | 487                              |   |  |
|                                                                                        |                                                                                                | 1,434,004,302   | 907,213,608 | 20,101,206        | 412                              |   |  |
| Selected 1 row(s):                                                                     | 1.000                                                                                          | 126,000,378     | 21,600,324  | 300,018           | 61                               | v |  |

OpenMP Analysis. Collection Time 2: 28.061

Serial Time (outside any parallel region) <sup>3</sup>: 12.203s (43.5%)

Serial Time of your application is high. It directly impacts application Elapsed Time and scalability. Explore options for parallelization, algorithm or microarchitecture tuning of the serial part of the application.

✓ Parallel Region Time : 15.858s (56.5%)
Estimated Ideal Time : 5.005s (17.8%)

Estimated Ideal Time : 5.005s (17.8%)

OpenMP Potential Gain : 10.853s (38.7%)

The time wasted on load imbalance or parallel work arrangement is significant and negatively impacts the application performance and scalability. Explore OpenMP regions with the highest metric values. Make sure the workload of the regions is enough and the loop schedule is optimal.



## Running VTune Amplifier from the command-line

On self-boot KNL machines ensure the amplxe-cl command is installed. See the "amplxe-cl –help" command for complete details.

#### To collect:

- Hotspots:
  - amplxe-cl –collect advanced-hotspots –- myapp.out
- General Exploration:
  - amplxe-cl –collect general-exploration –- myapp.out
- Memory Access:
  - amplxe-cl –collect memory-access –- myapp.out



### Advanced Hotspots Analysis

Supports OpenMP\* analysis

Stack-sampling is enabled. However, call counts and trip counts are not







### **Advanced Hotspots Analysis**



### **VTune Amplifier Tips**

#### **VTune Finalization:**

- Finalization might be slow on KNL. Finalize on Xeon.
- Disable auto finalization with: -no-auto-finalize

#### Large amount of raw data collected:

- Appropriately select the app run duration using: -target-durationtype=<veryshort/short/medium/long>
- Change the default data limit as required.

#### Power throttling:

Keep an eye on the CPU frequency ratio. If this ratio changes significantly during the run then
you might be seeing throttling or turbo effects.



### VTune Amplifier Tips (cont.)

#### Event multiplexing:

- Similar to KNC, KNL has only 2 general purpose counters. Hence, when collecting a large number of events the data might be statistically invalid.
- Try changing the target duration type or allow multiple runs.



# High Bandwidth Memory Analysis on KNL

Memory Bandwidth often is a limiting factor of compute intensive applications on multi-core systems

MCDRAM – High Bandwidth Memory with much greater bandwidth speedup to alleviate this problem

Limited MCDRAM size might require selective data object placement to HBM (for flat and hybrid MCDRAM modes)

Memory Access analysis helps to identify memory objects for HBM placement to benefit the most



# HBW Analysis Steps – Case Study

#### Use Case:

miniFE\* benchmark from Mantevo Suite

#### Platform:

KNL with MCDRAM in flat mode

VTune Amplifier XE 2017 Beta with NDA package



## HBW Analysis Steps - Case Study. Step 1

Run the original application under Memory Access analysis

Explore DRAM Bandwidth histogram to see if the app is bandwidth bound

Significant portion
of application time
spent in high memory
bandwidth utilization
The app may benefit
from MCDRAM





# HBW Analysis Steps – Case Study. Step 2

### Investigate the memory allocations inducing bandwidth

 "Bandwidth Domain/Bandwidth Utilization Type/Memory Object/Allocation Stack" grouping with expansion by "DRAM/High" and sorting by L2 Miss Count





Focus on allocations inducing L2 misses

Allocation stack shows the allocation place in user's code



## HBW Analysis Steps – Case Study. Step 3

### Allocate object using High Bandwidth Memory

Specifying a custom memory allocator class for stored vector elements

```
template<typename Scalar,
    typename LocalOrdinal,
    typename GlobalOrdinal
    typename ComputeNode>
struct CSRMatrix
typedef Scalar ScalarType;
typedef LocalOrdinal LocalOrdinalType;
typedef GlobalOrdinal GlobalOrdinalType;
typedef ComputeNode ComputeNodeType;
                has local indices:
 std::vector<GlobalOrdinal> rows;
 std::vector<LocalOrdinal> row offsets:
 std::vector<LocalOrdinal> row offsets external;
 std::vector<GlobalOrdinal> packed cols:
 std::vector<Scalar> packed coefs:
 LocalOrdinal
                    num cols:
 ComputeNode&
                       compute node
```



```
typename LocalOrdinal.
   typename GlobalOrdinal
    typename ComputeNode>
struct CSRMatrix {
typedef Scalar ScalarType:
typedef LocalOrdinal LocalOrdinalType:
typedef GlobalOrdinal GlobalOrdinalType;
typedef ComputeNode ComputeNodeType;
bool
                has local indices:
std::vector<GlobalOrdinal, hbwmalloc::hbwmalloc allocator<GlobalOrdinal> > rows:
std::vector<LocalOrdinal, hbwmalloc::hbwmalloc allocator<GlobalOrdinal> > row offsets:
std::vector<LocalOrdinal, hbwmalloc::hbwmalloc allocator<GlobalOrdinal> > row offsets external;
std::vector<GlobalOrdinal, hbwmalloc::hbwmalloc allocator<GlobalOrdinal> > packed cols;
std::vector<5calar, hbwmalloc::hbwmalloc allocator<GlobalOrdinal>> packed coefs:
LocalOrdinal
                   num cols:
ComputeNode&
                       compute node:
```



# HBW Analysis Steps – Case Study. Step 4

#### Rerun the benchmark



DRAM bandwidth significantly decreased reducing DRAM memory access stalls

(intel)

### Easier Vectorization – Faster Code Faster

Intel® Advisor - Vectorization Advisor - New for 2016

### The Right Data At Your Fingertips

- Sorts loops by potential performance gain
- Easy to read compiler reports on your source
- Vectorization tips
- Trip counts
- Dependencies
- Memory access pattern data





### **Optimize for AVX-512 Even Without Hardware**

Intel® Advisor 2016

### Native Advisor profiling for KNL and future platforms

 Vectorization Summary quickly compares AVX-512 vs. other architecture

#### Optimize for AVX-512 even without AVX-512 hardware

- Explores AVX-512 code paths characteristics
- Create speed-up estimates for AVX512 (traits for different ISA, optimizations applied by compiler, vector length and etc.)

#### Survey Report provides AVX-512 Traits

 Advisor highlights AVX-512 instructions which could significantly affect vector code performance (e.g. Compress / Expand, Scatter, Conflict Detection)









## Legal Disclaimer & Optimization Notice

INFORMATION IN THIS DOCUMENT IS PROVIDED "AS IS". NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO THIS INFORMATION INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

Software and workloads used in performance tests may have been optimized for performance only on Intel microprocessors. Performance tests, such as SYSmark and MobileMark, are measured using specific computer systems, components, software, operations and functions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products.

Copyright© 2016, Intel Corporation. All rights reserved. Intel, the Intel logo, Atom, Xeon, Xeon Phi, Core, VTune, and Cilk are trademarks of Intel Corporation in the U.S. and other countries.

#### **Optimization Notice**

Intel's compilers may or may not optimize to the same degree for non-Intel microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations include SSE2, SSE3, and SSSE3 instruction sets and other optimizations. Intel does not guarantee the availability, functionality, or effectiveness of any optimization on microprocessors not manufactured by Intel. Microprocessor-dependent optimizations in this product are intended for use with Intel microprocessors. Certain optimizations not specific to Intel microarchitecture are reserved for Intel microprocessors. Please refer to the applicable product User and Reference Guides for more information regarding the specific instruction sets covered by this notice.

Notice revision #20110804



